### Introduction to Basic Logic Circuits.

1

### Subject: Machine Structure 2 Subject: Machine Structure 2<br>Subject Content:<br>• Chanter 1: Introduction.

- 
- Subject: Machine Structure 2<br>
Subject Content:<br>
 Chapter 1: Introduction.<br>
 Chapter 2: Combinatorial Logic.<br>
 Chapter 3: Sequential Logic. Subject: Machine Structure 2<br>
Subject Content:<br>
• Chapter 1: Introduction.<br>
• Chapter 2: Combinatorial Logic.<br>
• Chapter 3: Sequential Logic.<br>
• Chanter 4: Integrated Circuits. Subject: Machine Structure 2<br>
Subject Content:<br>
• Chapter 1: Introduction.<br>
• Chapter 2: Combinatorial Logic.<br>
• Chapter 3: Sequential Logic.<br>
• Chapter 4: Integrated Circuits. Subject: Machine Structure 2<br>
Subject Content:<br>
• Chapter 1: Introduction.<br>
• Chapter 2: Combinatorial Logic.<br>
• Chapter 3: Sequential Logic.<br>
• Chapter 4: Integrated Circuits.<br>
> Assessment Method: Exam (60%).
- 
- 
- Subject Content:<br>
 Chapter 1: Introduction.<br>
 Chapter 2: Combinatorial Logic.<br>
 Chapter 4: Integrated Circuits.<br>
 Chapter 4: Integrated Circuits.<br>
 Assessment Method: Exam (60%),<br>
 Continuous assessment (40%). • Chapter 1: Introduction.<br>• Chapter 2: Combinatorial Logic.<br>• Chapter 3: Sequential Logic.<br>• Chapter 4: Integrated Circuits.<br>→ Assessment Method: Exam (60%),<br>→ Continuous assessment (40%).
- 

- Introduction<br>• Every computer is designed using integrated<br>circuits, each with a specialized function:<br>• (Arithmetic and Logia Unit (ALU) Introduction<br>Every computer is designed using <u>integrated</u><br>circuits, each with a specialized function:<br>(Arithmetic and Logic Unit (ALU), **Introduction**<br>• Every computer is designed using <u>integrated</u><br><u>circuits</u>, each with a specialized function:<br>• (Arithmetic and Logic Unit (ALU),<br>• Memory, Introduct<br>
• Every computer is design<br>
<u>circuits</u>, each with a speci<br>
• (Arithmetic and Logic Ur<br>
• Memory,<br>
• Instruction decoding circu Introduction<br>
• Every computer is designed using <u>integrated</u><br>
<u>circuits</u>, each with a specialized function:<br>
• (Arithmetic and Logic Unit (ALU),<br>
• Memory,<br>
• Instruction decoding circuit, etc.).<br>
These circuits are made
- 
- 
- 

• Every computer is designed using <u>integrated<br>circuits</u>, each with a specialized function:<br>• (Arithmetic and Logic Unit (ALU),<br>• Memory,<br>• Instruction decoding circuit, etc.).<br>These circuits are made up of <u>logic circuits</u> • Every computer is designed using <u>integrated</u><br>
<u>circuits</u>, each with a specialized function:<br>
• (Arithmetic and Logic Unit (ALU),<br>
• Memory,<br>
• Instruction decoding circuit, etc.).<br>
These circuits are made up of <u>logic c</u> circuits, each with a specialized function<br>
• (Arithmetic and Logic Unit (ALU),<br>
• Memory,<br>
• Instruction decoding circuit, etc.).<br>
These circuits are made up of <u>logic cir</u><br>
whose purpose is to perform operation<br>
logical







Logic circuits are constructed from Electronic components, such as transistors.

Types of logic circuits:

Combinatorial Sequential

# Combinatorial circuits<br>
cal foundation  $\rightarrow$  Boolean algebra

Theoretical foundation  $\rightarrow$  Boolean algebra The output functions are expressed in logical expressions of only the input variables.

A combinatorial circuit is defined by one or more logical functions.



# Sequential Circuits or Memory Circuits<br>Theoretical Basis – FSM (Finite State Machine)

- 
- Sequential Circuits or Memory Circuits<br>• Theoretical Basis FSM (Finite State Machine)<br>• The output functions depend not only on the current Sequential Circuits or Memory Circuits<br>• Theoretical Basis – FSM (Finite State Machine)<br>• The output functions depend not only on the current<br>state of input variables but also on the previous state<br>of certain output variab state of input variables but also on the previous state of certain output variables (memory properties).



### Reminder: Boolean Variables

- A binary system is a system that can only exist in two permitted states.
- Various notations can be used to represent these two states:
	- $\checkmark$  Numeric: 1 and 0
	- $\checkmark$  Logical: true and false
	- $\checkmark$  Electronic: ON and OFF, high and low
	- $\checkmark$  A logical variable is a variable that can take two states or values: true (T) or false (F).

By associating T with the binary digit 1 and F with the binary digit 0, this type of variable becomes a Boolean or binary variable.

# Combinatorial Circuits<br>
abinational circuit is defined when its

- **Combinatorial Circuits**<br>• A combinational circuit is defined when its<br>number of inputs, number of outputs, and the<br>state of each output based on the inputs have number of inputs, number of outputs, and the state of each output based on the inputs have **combinatorial Circuits**<br>
• A combinational circuit is defined when its<br>
number of inputs, number of outputs, and the<br>
state of each output based on the inputs have<br>
been specified.<br>
• This information is provided through • A combinational circuit is defined when its<br>number of inputs, number of outputs, and the<br>state of each output based on the inputs have<br>been specified.<br>• This information is provided through a truth<br>table.<br>• The truth ta Example the inputs, number of inputs, number of outputs,<br>tate of each output based on the input<br>een specified.<br>his information is provided through<br>able.<br>The truth table of a function with  $\underline{n}$  v.<br> $\underline{n}$  rows - input s Functional state of each output based on the inputs have<br>been specified.<br>• This information is provided through a truth<br>table.<br>• The truth table of a function with <u>n</u> variables has<br> $\frac{2^n}{n}$  rows - input states.<br>• Boole
- table.
- $2^n$  rows input states. been specified.<br>This information is provided through a truth<br>table.<br>The truth table of a function with <u>n</u> variables has<br> $\frac{2^n}{n}$  rows - input states.<br>Boolean algebra and logical functions form the<br>theoretical basis of
- 

### Truth tables









### logic Gates

- **logic Gates**<br>• In electronics, the two states of a Boolean variable<br>are associated with two voltage levels:<br>• V(0) and V(1) for states 0 and 1, respectively. are associated with two voltage levels: **10gic Gates**<br>• In electronics, the two states of a Boolean variable<br>are associated with two voltage levels:<br>•  $V(0)$  and  $V(1)$  for states 0 and 1, respectively.<br>**Level Positive Logic Negative Logic**
- 



of basic logical functions called gates. A circuit is represented by a logic diagram.

# logic Gate OR

- 
- logic Gate OR<br>• At least two inputs.<br>• The output of an OR function is in sta 10 logic Gate OR<br>• At least two inputs.<br>• The output of an OR function is in state 1 if at least one of its inputs is in state 1. logic Gate OR<br>At least two inputs.<br>The output of an OR function is in state 1 if at<br>least one of its inputs is in state 1.<br> $\begin{array}{|c|c|}\n\hline\n\end{array}$   $\begin{array}{|c|c|}\n\hline\n\end{array}$   $\begin{array}{|c|c|}\n\hline\n\end{array}$   $\begin{array}{|c|c|}\n\hline\n\end{array}$   $\$



# logic Gate AND

- 
- logic Gate<br>
 At least two inputs.<br>
 The output of an AND func logic Gate AND<br>• At least two inputs.<br>• The output of an AND function is in state 1<br>if and only if all of its inputs are in state 1. if and only if all of its inputs are in state 1.



# logic Gate NOT<br>and single output.

- 
- 10gic Gate NOT<br>• Single input and single output.<br>• The output of a NOT function is in sta • The output of a NOT function is in state 1 if and only if its input is in state 0.



The "NOT" gate has only one input and one output. It simply inverts the signal: if the input signal is HIGH, the output signal is LOW. If the input signal is LOW, then the output signal is HIGH.



# logic Gate NOT AND (NAND)

**logic Gate NOT AND (NAND)**<br>• Is formed by an inverter at the output of an AND gate. an AND gate.



The NAND gate does exactly the opposite of an AND gate, so its output is low only if all of its inputs are high.



# logic Gate NOT OR (NOR)

**logic Gate NOT OR (NOR)**<br>• A negation at the output of an OR gate constitutes a NOR function (NOT OR). logic Gate NOT OR (NOR)<br>A negation at the output of an OR gate<br>constitutes a NOR function (NOT OR). gic Gate NOT OR (NOR)<br>
negation at the output of an OR gate<br>
nstitutes a NOR function (NOT OR).<br>
A B Y=A+B<br>
0 0 1<br>
A A B Y=A+B<br>
0 0 1<br>
A C





And here is the transistor-based circuit that allows obtaining a NOR gate (transistors).



### logic Gate Exclusive OR (XOR)

- At least two inputs.
- The output of an XOR function is in state 1 if the number of its inputs at 1 is an odd number. Dependent of an XOR function is in state 1 if<br>the output of an XOR function is in state 1 if<br>the number of its inputs at 1 is an odd number.<br> $\begin{array}{c|c}\n\hline\n\text{A} & \text{B} & \text{Y} = \text{A} \oplus \text{B} \\
\hline\n\text{A} & \text{A} & \text{A} \\
\hline\n\text{A} & \$





# Implementation of Boolean Functions

- Implementation of Boolean Functions<br>• Any logical function can be implemented using<br>gates. gates.
- Implementation of Boolean Functions<br>
 Any logical function can be implemented using<br>
<u>gates.</u><br>
 Implementation of a Boolean function: Write<br>
the equation of the function based on its truth<br>
table the equation of the function based on its truth table. • Any logical function of Boordan I different<br>
• Any logical function can be implemented using<br>
<u>gates.</u><br>
• Implementation of a Boolean function: Write<br>
the equation of the function based on its truth<br>
table.<br>
• Simplify t
- using available gates.

### How to turn a truth table into a Boolean function

From the truth table, we can have two analytical forms, known as canonical forms:

□ Canonical sum of products (Minterm)

□ Canonical product of sums (Maxterm)

### Canonical expressions

• 3 variables, a product term, which we call a minterm, equal to the AND of the variables that make up this combination.



### Example of canonical expressions



al expressions<br>
This general way of writing a<br>
Boolean function is called the<br>
anonical sum of products.<br>
F(A, B, C) = P<sub>3</sub> + P<sub>5</sub> + P<sub>6</sub> + P<sub>7</sub><br>  $\begin{bmatrix} \end{bmatrix}$ This general way of writing a Boolean function is called the canonical sum of products.

$$
F(A, B, C) = P_3 + P_5 + P_6 + P_7
$$

 $F(A, B, C) = ABC + \overline{ABC} + \overline{ABC} + \overline{ABC} = \sum (3,5,6,7)$ 

### Canonical Expressions (POS)

• 3 variables, sum term, referred to as maxterm, equal to the OR of the variables that make up this combination.



### Canonical Expressions (POS)



 $F(X, Y, Z) = S_0 \cdot S_1 \cdot S_2 \cdot S_4$ 

 $F(X, Y, Z) = (\overline{X} + Y + Z)$  $(X+\overline{Y}+Z)(X+Y+\overline{Z})(X+Y+Z)$ 

> This expression is called the canonical product of sums.

### Canonical Expressions

Canonical expressions express a Boolean function using the logical operators AND, OR, NOT.

A function can be implemented using the gates AND, OR, NOT.

### Canonical Expressions of a Logical Function



### Canonical Expressions of a Logical Function



### Equivalence Relationship of Circuits

- 
- Equivalence Relationship<br>• Major Concerns for Designers<br>• Reduce the number of gates required for implementation • Equivalence Relationship of Circuits<br>• Major Concerns for Designers<br>• Reduce the number of gates required for system<br>• mplementation.<br>← Minimize the cost in terms of the number of package implementation.
	- $\checkmark$  Minimize the cost in terms of the number of packages.
	- $\checkmark$  Electrical power consumption.
- Minimize complexity.
- $\checkmark$  Create an equivalent system with certain optimized parameters. • Minimize the cost in terms of<br>
• Minimize the cost in terms of<br>
• Minimize complexity.<br>
• Create an equivalent system<br>
parameters.<br>
• Search for equivalence.<br>
• Use the laws and theorems of
- - $\checkmark$  Use the laws and theorems of Boolean algebra.

### Summary of Basic Boolean Identities



### Summary of Basic Boolean Identities



### Equivalence Relationship of Circuits Equivalence Relationship of C<br>• Algebraic Manipulation<br> $F(AB \cap \sqrt{1-\overline{R} \cdot \overline{C} \cdot \sqrt{1-\overline{R} \cdot \overline{C}}})$

$$
F(A, B, C) = \overline{A \cdot \overline{B} \cdot C} + \overline{A \cdot B \cdot C} + \overline{A \cdot B \cdot C} + \overline{A \cdot B \cdot C} =
$$
\n
$$
= C \cdot (\overline{A \cdot B} + A \cdot B) + \overline{C} \cdot (\overline{A \cdot B} + \overline{A \cdot B})
$$
\n
$$
= C \cdot (\overline{A \oplus B}) + \overline{C} \cdot (A \oplus B) = A \oplus B \oplus C
$$

Two logical functions are equivalent: Equivalence Relationship of Circuits

if and only if,

the values of their outputs are the same for all identical configurations of their input variables.

- **logical Fonctions**<br>lean function of any number of variables • Any Boolean function of any number of variables can be expressed using the three basic functions AND, OR, and NOT. logical Fonctions<br>
soolean function of any number of vare<br>
expressed using the three basic functions<br>
OR, and NOT.<br>
et {AND, OR, NOT } is complete.<br>  $\frac{AB C F}{0 0 0 0}$   $0$ <br>  $0 0 0 0$ <br>  $0 0 0 0$ <br>  $0 0 0 0$
- The set { AND, OR, NOT } is complete.



### Set { NOT-AND (NAND) }

Set { NOT-AND (NAND) }<br>• { NOT-AND (NAND) } is complete and minimal.<br>The gates NOT, OR, and AND can be obtained from<br>NOT-AND gates Set { NOT-AND (NAND) }<br>{ NOT-AND (NAND) } is complete and minimal.<br>The gates NOT, OR, and AND can be obtained from<br>NOT-AND gates. NOT-AND gates.



### Set { NOT-AND (NAND) }

Set { NOT-AND (NAND) }<br>• { NOT-AND (NAND) } is complete and minimal.<br>The gates NOT, OR, and AND can be obtained from<br>NOT-AND gates Set { NOT-AND (NAND) }<br>{ NOT-AND (NAND) } is complete and minimal.<br>The gates NOT, OR, and AND can be obtained from<br>NOT-AND gates. NOT-AND gates.



### Set { NOT-OR (NOR) }

**Set**  $\{ NOT-OR (NOR) \}$ <br>•  $\{ NOT-OR (NOR) \}$  is complete and minimal. The gates NOT, OR, and AND can be obtained from NOT-OR gates Set { NOT-OR (NOR) }<br>{ NOT-OR (NOR) } is complete and minimal. The<br>gates NOT, OR, and AND can be obtained from<br>NOT-OR gates. NOT-OR gates.



### Logical Circuit Analysis<br>ding its logical function Logical Circuit Analy<br>• Finding its logical function<br>• Principle

- 
- 
- Logical Circuit An<br>
 Finding its logical function<br>
 Principle<br>
 Provide the expression of the<br>
cate/component based on the Logical Circuit Analysis<br>
• Finding its logical function<br>
• Principle<br>
• Provide the expression of the outputs for each<br>
gate/component based on the input values.<br>
• Finally deduce the logical function(s) of the gate/component based on the input values. **Logical Circuit Analysis**<br>
• Finding its logical function<br>
• Principle<br>
• Provide the expression of the outputs for each<br>
gate/component based on the input values.<br>
• Finally deduce the logical function(s) of the<br>
circuit • Finding its logical function<br>
• Principle<br>
• Provide the expression of the outputs for each<br>
gate/component based on the input values.<br>
• Finally deduce the logical function(s) of the<br>
circuit.<br>
• Next, one can Determine • Provide the expression of the gate/component based on the<br>• Finally deduce the logical function.<br>• Next, one can Determine the circuit.<br>• Simplify the logical function.
- circuit.
- circuit.
- 

# Logical Circuit Analysis<br>nle: 3 innuts 1 output Composed uniquel

Example: 3 inputs, 1 output Composed uniquely of OR, AND, and NOT logic gates.



$$
f(a,b,c)=(a+b)\cdot(\overline{b}\cdot c)
$$

# Logical Circuit Analysis



### Synthesis of a logical circuit

- Synthesis of a logical circuit<br>• From a logical function, find the corresponding<br>logic diagram for that function<br>• Principle logic diagram for that function Synthesis of a log<br>• From a logical function, find<br>logic diagram for that functio<br>• Principle<br>• Simplify the logical function **Synthesis of a logical circuit**<br>• From a logical function, find the corresponding<br>logic diagram for that function<br>• Principle<br>• Simplify the logical function using two methods:<br>• The algebraic method (Boolean algebra) • Synthests OI a Togical Circuit<br>
From a logical function, find the corresponding<br>
logic diagram for that function<br>
Principle<br>
Simplify the logical function using two methods:<br>
• The algebraic method (Boolean algebra)<br>
• T From a logical function, find the corr<br>
logic diagram for that function<br>
Principle<br>
Simplify the logical function using to<br>
• The algebraic method (Boolean alg<br>
• The Karnaugh map method<br>
• Deduce the corresponding logic d From a logical function, find the corresponding<br>
logic diagram for that function<br>
Principle<br>
Simplify the logical function using two methods:<br>
• The algebraic method (Boolean algebra)<br>
• The Karnaugh map method<br>
• Deduce t
- 
- -
	-
	-

### Simplification of Boolean Expression

Simplification of Boolean Expression<br>• The algebraic method (Boolean algebra) The<br>Karnaugh map method Karnaugh map method

 $F(A, B, C) = \overline{ABC} + \overline{ABC} + \overline{ABC} + \overline{ABC}$  $=$   $\Sigma(3, 5, 6, 7)$ 



# The Karnaugh Map Method

Graphical Simplification Methods

The Karnaugh map of a logical function is a graphical transformation of the truth table that enables the visualization of all minterms.

The Karnaugh Map Method<br>
A minterm is represented by a cell in the Karna<br>
The cells are arranged in such a way that minte<br>
differing only by the state of a single variable s<br>
ommon border either in a row or a column, or<br> The Karnaugh Map Method<br>
A minterm is represented by a cell in the Karna<br>
The cells are arranged in such a way that minte<br>
differing only by the state of a single variable sommon border either in a row or a column, or<br>
t I ne Karnaugh Map Method<br>
A minterm is represented by a cell in the Karna<br>
The cells are arranged in such a way that minte<br>
differing only by the state of a single variable sommon border either in a row or a column, or<br>
t A minterm is represented by a cell in the Karna<br>
The cells are arranged in such a way that minte<br>
differing only by the state of a single variable s<br>
ommon border either in a row or a column, or<br>
t the ends of a row or co The cells are arranged in such a way that minted<br>
liftering only by the state of a single variable sommon border either in a row or a column, or<br>
t the ends of a row or column.  $F(A, B, C) = \overline{A}B$ <br>  $\overline{A} \overline{B} \overline{C} \overline{F}$ The central arranged in such a way that minite<br>
differing only by the state of a single variable sommon border either in a row or a column, or<br>
t the ends of a row or column.  $F(A, B, C) = \overline{A}B$ <br>  $\overline{A} \overline{B} \overline{C} = \sum_{i=1}$ The Karnaugh Map Method<br>• A minterm is represented by a cell in the Karnaugh map.<br>The cells are arranged in such a way that minterms<br>differing only by the state of a single variable share a The cells are arranged in such a way that minterms differing only by the state of a single variable share a common border either in a row or a column, or are located at the ends of a row or column.  $F(A, B, C) = \overline{ABC} + \overline{ABC} + \overline{ABC} + \overline{ABC}$ Method<br>
that minterms<br>
that minterms<br>
e variable share a<br>
column, or are located<br>
, B, C) =  $\overline{A}BC + ABC + ABC + ABC$ <br>
=  $\Sigma(3, 5, 6, 7)$ <br>
00 01 11 10 The Karnaugh Map Method<br>A minterm is represented by a cell in the Karnaugh map.<br>The cells are arranged in such a way that minterms





- The Karnaugh Map Method<br>1. Translation of the truth table into a Karnaugh<br>map;<br>2. Formation of groups of 1, 2, 4, 8 terms map; The Karnaugh Map Method<br>
1. Translation of the truth table into a Karnaugh<br>
map;<br>
2. Formation of groups of 1, 2, 4, 8 terms<br>
(powers of 2);<br>
3. Minimization of groups (maximization of The Karnaugh Map Method<br>Translation of the truth table into a Karnaugh
- (powers of 2);
- The Karnaugh Map Method<br>
1. Translation of the truth table into a Karnaugh<br>
map;<br>
2. Formation of groups of 1, 2, 4, 8 terms<br>
(powers of 2);<br>
3. Minimization of groups (maximization of<br>
terms within a group); If a group ha terms within a group); If a group has only one term, then no action is taken; Elimination of variables that change state, and retention of the product of variables that have not changed state within the group; 2. Formation of groups of 1, 2, 4, 8 terms<br>
(powers of 2);<br>
3. Minimization of groups (maximization of<br>
terms within a group); If a group has only one<br>
term, then no action is taken; Elimination of<br>
variables that change
- groups after the elimination of variables.

- The Karnaugh Map Method<br>• Formation of groups of 1, 2, 4, 8 terms<br>(powers of 2)<br>• Minimization of groups (powers of 2) The Karnaugh Map Me<br>
• Formation of groups of 1, 2, 4,<br>
(powers of 2)<br>
• Minimization of groups<br>
• Maximization of terms within a **• The Karnaugh Map Method**<br>• Formation of groups of 1, 2, 4, 8 terms<br>(powers of 2)<br>• Minimization of groups<br>• Maximization of terms within a group<br> $\begin{array}{|c|c|}\n\hline\n\end{array}\n\qquad\n\begin{array}{|c|c|}\n\hline\n\end{array}\n\qquad\n\begin{array}{|c|c|}\n\hline\n\end{array$ 1e Karnaugh Map Method<br>
ormation of groups of 1, 2, 4, 8 terms<br>
powers of 2)<br>
Minimization of groups<br>
Maximization of terms within a group<br>  $\frac{A B C F}{0 0 0 0}$ <br>  $\left[\begin{array}{c|c}\n\end{array}\right]$ The Karnaugh Map Method<br>Formation of groups of 1, 2, 4, 8 terms
- 
- 





# The Karnaugh Map Method<br>We eliminate the variables that change state and

The Karnaugh Map Method<br>We eliminate the variables that change<br>etain the product of variables that have<br>hanged state within the group.<br> $\frac{A B C F}{0 0 0}$   $\left.\bigcap_{0}^{A B} 00 01 11$ The Karnaugh Map Method<br>
We eliminate the variables that change<br>
tain the product of variables that have<br>
hanged state within the group.<br>  $\frac{A B C F}{0 0 0}$ <br>  $\frac{A B C}{0 0 0}$ <br>  $\frac{C}{0}$ <br>  $\frac{AB 00 01 11}{0}$ The Karnaugh Map Method<br>
Ve eliminate the variables that change<br>
etain the product of variables that have<br>
hanged state within the group.<br>  $\frac{A B C F}{0 0 0}$ <br>  $\begin{bmatrix} 0 & 0 & 0 \\ 0 & 0 & 0 \\ 0 & 1 & 0 \\ 0 & 1 & 1 \end{bmatrix}$ <br>  $\begin{bmatrix} 0 & 0 &$ The Karnaugh Map Method<br>• We eliminate the variables that change state and<br>retain the product of variables that have not<br>changed state within the group retain the product of variables that have not changed state within the group.





 $F = AB + BC + AC$ 

### Minimal and Non-minimal Grouping



51

# Incompletely Specified Boolean Functions

- Incompletely Specified Boolean Functions<br>• There are Boolean functions for which there<br>are no values associated with certain product are no values associated with certain product terms. Incompletely Specified Boolean Functi<br>
• There are Boolean functions for which there<br>
are no values associated with certain product<br>
terms.<br>
• These terms are never 'selected,' and the<br>
associated value can be either 0 or • There are Boolean functions for which t<br>are no values associated with certain pro<br>terms.<br>These terms are never 'selected,' and the<br>associated value can be either 0 or 1<br>indifferently.<br>They are noted as 'd' (don't care).<br>
- associated value can be either 0 or 1 indifferently. • The Face Boolean functions for which there<br>are no values associated with certain product<br>terms.<br>• These terms are never 'selected,' and the<br>associated value can be either 0 or 1<br>indifferently.<br>• They are noted as 'd' (do
- 
- of an incompletely specified Boolean function.

### The 7-segment display

**•** We want to display **•** We want to display the 10 decimal digits using 7 segments, labeled from  $\underline{a}$  to  $\underline{g}$ , which can be either 0 (off) or 1 (on). The encoding of the 10 segments, labeled from  $\underline{a}$  to  $\underline{g}$ , which can be either 0 (off) or 1 (on). The encoding of the 10 decimal digits requires 4 bits, which can be noted as e<sup>3</sup> to e0.



### The 7-segment display





### Karnaugh Map and (Don't Care)

Karnaugh Map and (Don't Care)<br>• When a variable can be either a '1' or a '0,'<br>symbolized by a 'd' (don't care), there may be symbolized by a 'd' (don't care), there may be more than one minimal grouping.



### End of the introduction chapter.